## Outline for creating the ECE544 Project #1 Embedded System (Nexys4 DDR) By Roy Kravitz (roy.kravitz@pdx.edu)

(Last updated: 24-Jan-2025)

Note: The steps for the Boolean Board are pretty much the same, the differences being in the FPGA type, constraints file, and top-level module. This write-up is based on the Nexys A7 to keep it consistent with previous releases.

There are many ways to create the Project #1 embedded system using the Block Design editor and IP Integrator. Some require undoing/redoing and exploring the capabilities, and quirks, of the IP Integrator.

These are the steps I followed (on my third try) that resulted in a working embedded system and a smooth handoff from Vivado to Vitis. I did not use the Digilent NexysA7 board file but rather specified the FPGA directly. I was able to do this because there was no need to include any of the devices supported in the board file, and because I had working nexysa7fpga.v and nexysa7fpga.xdc from the Getting Started project that was easy to modify.

Note: the assumption is that you have added the ece544ip\_w25 IP repository as called out in the Project #1 write-up. If you haven't done that, please do so before you try to build embsys.

| Step | Screen                  | Action                                                                                                                                                                                           | Explanation/Com ments                                                                    |
|------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| 1    | Add Sources             | Create a new RTL project in Vivado. Include:  • hdl/rgbPWM_r2.v  • hdl/nexysa7fpga.sv  • Constraints/nexysA7fpga.xdc                                                                             |                                                                                          |
| 2    | Default Part            | Use the dropdowns to select the xc7a100tcsg324-1 component (Boolean: xc7s50csga324-1)                                                                                                            |                                                                                          |
| 3    | New Project<br>Summary  | Check the description to see if it is what you expected. If it is not, press <i>Back</i> and make changes. If it is OK, click <i>Finish</i>                                                      |                                                                                          |
| 4    | Flow Navigator          | Create a Block Design. Name it embsys (or whatever you like)                                                                                                                                     |                                                                                          |
| 5    | Block<br>Design/Diagram | Add a MicroBlaze IP block (not the Microblaze MCS). Run  Block Automation to configure the MicroBlaze as follows:  Local Memory: 64KB  Debug Module: Debug + UART  Interrupt Controller: enabled | Only the non-<br>default options<br>are listed. The<br>default is fine for<br>the others |

|   |                         | Clock Connection: New Clocking Wizard                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                              |
|---|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                         | Clock Connection. New Clocking Wizard                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                              |
| 6 | Block<br>Design/Diagram | Customize the Clocking Wizard (likely named clk_wiz_1) as follows:  Clocking Options:  Clock Information/Input Clock/Primary: Single-ended clock capable Output Clocks:  Clk_out_2: Port name: clkPWM_10MHz, Requested frequency: 10.000 MHZ.  (scroll down) Reset Type: Active Low                                                                | The 10MHz clock will be used, in conjunction with the clock divider included in rgbPWM to create the PWM clock.  The PLL's and MMCM's in the clock generator can create frequencies above and below the input clock but there are limits. 10MHz is within range but KHz frequencies are not. |
| 7 | Block<br>Design/Diagram | Run Connection Automation/All Automation to create external signals for the system clock and system reset  reset_RTL_0 is a cumbersome name for system reset so let's change it. Click on the signal name and select the External Port Properties tab. Change the name to resetn.                                                                  | You can rename<br>any external port<br>this way.<br>Consider<br>changing other<br>"cumbersome"<br>names to names<br>that are more to<br>your liking.                                                                                                                                         |
| 8 | Block<br>Design/Diagram | Add a Fixed Interval Timer IP block to the diagram. Customize the FIT:  • Number of Clocks: 50_000_000  Customize the MicroBlaze_0_xlconnect block  • Number of Ports: 1  Connect the Interrupt output from the FIT to the MicroBlaze_0_xlconnect In0[00] port  Run Connection Automation/All Automation to connect the clock and reset to the FIT | Why 50000000 for the FIT Number of Clocks? The input clock to the FIT is 100MHz. A count of 50_000_000 results in an interrupt rate of 2 HZ. The FIT interrupt is used to sample                                                                                                             |

| 9  | Block<br>Design/Diagram | Add and customize the following AXI IP blocks to the design.  Do not Run Connection Automation until all the IP blocks have been added  • AXI Timer – customize and configure for 32 bits, generate clock  • AXI GPIO – customize to a single 32-bit output-only GPIO port  • Nexys4IO – no customization needed  • PWMAnalyzer x 3 – Three instances of the Digilent PWMAnalyzer, one for the red segment, one for the green segment, and one for the blue segment of RGB2 LED. No customization is needed.  Connect the AXI Timer/generateout0 output to the Nexys4IO/RGBLED_Clock input  Run Connection Automation/All Automation | the switches and pushbuttons in the application — a rate of ½ second is fast enough to be responsive to user input but not so fast that it affects the performance of the app |
|----|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10 | Block<br>Design/Diagram | Right-click on the Nexys4IO IP block and select Make External. This will make all the Nexys4IO ports External which brings them up the hierarchy to the top-level model (nexysa7fpga.v) where they are mapped to the correct pins on the FPGA in the top-level port list and specified in the nexysA7fpga.xdc pin constraint file.  Delete the RGB1_Red_0, RGB1_Green_0, and RGB1_Blue_0 signals from Nexys4IO by selecting the ports in the block                                                                                                                                                                                   |                                                                                                                                                                               |
| 11 | Block                   | diagram and pressing Delete. The RGB1 LED segments are driven with the rgbPWM IP block.  Add the following IP blocks to your embedded system:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                               |

|    |                |                                                                         | warnings but 0 errors and 0 |
|----|----------------|-------------------------------------------------------------------------|-----------------------------|
|    |                |                                                                         | critical warnings           |
| 15 | Flow Navigator | Follow the Synthesis/Implementation/Generate Bitstream steps            |                             |
|    |                | from the Getting Started project:                                       |                             |
|    |                | <ul> <li>Match the signals/ports in the embedded system</li> </ul>      |                             |
|    |                | instantiation to the MCU instantiation in                               |                             |
|    |                | nexysa7fpga.sv                                                          |                             |
|    |                | <ul> <li>Synthesize the design and check the warnings</li> </ul>        |                             |
|    |                | <ul> <li>Implement the design and check the warnings</li> </ul>         |                             |
|    |                | <ul> <li>Associate the bootloop ELF files (Tools/Associate</li> </ul>   |                             |
|    |                | ELF Files)                                                              |                             |
|    |                | Generate the Bitstream                                                  |                             |
|    |                | <ul> <li>Export the hardware design, including the bitstream</li> </ul> |                             |